

### Safe Harbor



This presentation contains forward-looking statements concerning Atomera Incorporated (""Atomera," the "Company," "we," "us," and "our"). The words "believe," "may," "will," "potentially," "estimate," "continue," "anticipate," "intend," "could," "would," "project," "plan," "expect" and similar expressions that convey uncertainty of future events or outcomes are intended to identify forward-looking statements. These forward-looking statements are subject to a number of risks, uncertainties and assumptions, including those disclosed in the section "Risk Factors" included in our Annual Report on Form 10-K filed with the SEC on February 15, 2022. In light of these risks, uncertainties and assumptions, the forward-looking events and circumstances discussed in this presentation may not occur and actual results could differ materially and adversely from those anticipated or implied in our forward-looking statements. You should not rely upon forward-looking statements as predictions of future events. Although we believe that the expectations reflected in our forward-looking statements are reasonable, we cannot guarantee that the future results, levels of activity, performance or events and circumstances described in the forward-looking statements will be achieved or occur.

This presentation contains only basic information concerning Atomera. The Company's filings with the Securities Exchange Commission, including the Prospectus Supplement, include more information about factors that could affect the Company's operating and financial results. We assume no obligation to update information contained in this presentation. Although this presentation may remain available on the Company's website or elsewhere, its continued availability does not indicate that we are reaffirming or confirming any of the information contained herein.

### **Investment Overview**



- ▶ Mears Silicon Technology (MST®) is a thin film used to enhance semiconductors
  - Results in higher performance, lower power, and lower costs for ICs
- Capital-light IP and technology licensing business
  - Robust and growing patent portfolio
- ► Engaged with 50% of world's top semiconductor makers
- ► Licenses with five companies including recent JDA
  - Successfully completed JDA technical objectives
- Strong team to commercialize technology



### MST Technology



#### STANDARD SILICON TRANSISTOR



Standard Silicon Atomic Structure



LIMITED Horizontal Current Flow + EXCESSIVE Vertical Leakage



#### MST SILICON TRANSISTOR



MST™ Silicon Atomic Structure



INCREASED Horizontal Current Flow + REDUCED Vertical Leakage



#### **Potential Benefits**

#### ► Improved Efficiency

- Higher transistor performance
- Lower power consumption
- Better reliability

#### **▶** Lower cost

- Reduced die size
- Improved yield
- Higher throughput

► Same benefits as a node shrink

### IP Portfolio Grew 14% YoY



#### 301 Patents Issued and Pending



Core MST Method and Device MST Enabled Devices/Architecture Next-Gen Architectures using MST

Discoverable

These distinctive layers are visible on products using MST



Extensive know-how
Extends life and value of patents

### Target Customers & Partners



#### **Integrated Device Manufacturers**

























#### **Foundry**

















#### **Fabless**

















**Tool Suppliers (Partners)** 







SYNOPSYS°

### Customer Engagement & Revenue Model



|       |                     |          | Customer Wafe        | r Manufacturir           | ng               |               |  |  |
|-------|---------------------|----------|----------------------|--------------------------|------------------|---------------|--|--|
|       |                     | Aton     | nera MST® Deposition | Customer MST® Deposition |                  |               |  |  |
| Phase | <b>1</b> . Planning | 2. Setup | 3. Integration       | 4. Installation          | 5. Qualification | 6. Production |  |  |

Engineering Service Fees

- MST deposition on customer wafers
- Integration consulting

**License Fees** 

- Integration licenses
- Manufacturing licenses
- Distribution licenses

**Joint Development Agreements** 

Royalties

### Customer Engagement Model





# Customer Pipeline



#### **Number of Customer Engagements**



- 19 customers, 25 engagements
- Working with 50% of the world's top semiconductor makers\*
- 10 of the top 20 (IC Insights, McClean Report 2021)
- ^ End of year engagement count, plus CY quarters

### MST Key Benefits Across Nodes





These Benefits are ADDITIVE & COMPLEMENTARY to other enhancement technologies

# MST technology focus areas

atomera

**MST-SP MST** for **Advanced** Nodes



### MST-SP



- MST-SP is a highly-engineered asymmetric power device
  - Uses MST to enhance Idlin and precisely control dopant profiles
- ► Improves 5V power devices
  - Lower R<sub>SP</sub>
  - Can be traded for up to 20% smaller area
- ► Targeted for rapidly-growing PMIC market



# 5V Transistors – Critical and Growing Market



- ► Targeted at rapidly-growing PMIC (Power Management IC) market
  - Power devices can be up to 80% of PMIC die area
- ► All ICs need stable, regulated power
  - Across battery charge level, lifetime degradation, and load
  - Across usage modes DVS (Dynamic Voltage Scaling), sleep, others
- 5V transistor required to deliver IC power from any source
  - Battery-powered, USB, wall connected
- ▶ 5V devices do not scale with Moore's Law
- ▶ MST SP allows significant scaling of gate length, and a performance boost

| 201                                       | 2018-2025F IC Market Forecast by Device Type (Analog) |                            |                  |                            |                 |                            |                  |                            |                   |                             |                   |                             |                 |                             |                 |                  |
|-------------------------------------------|-------------------------------------------------------|----------------------------|------------------|----------------------------|-----------------|----------------------------|------------------|----------------------------|-------------------|-----------------------------|-------------------|-----------------------------|-----------------|-----------------------------|-----------------|------------------|
| Product Category                          | 18                                                    | 19                         | 19/18<br>% Chng  | 20                         | 20/19<br>% Chng | 21F                        | 21/20<br>% Chng  | 22F                        | 22/21<br>% Chng   | 23F                         | 23/22<br>% Chng   | 24F                         | 24/23<br>% Chng | 25F                         | 25/24<br>% Chng | 20-25<br>CAGR    |
| Power Management (\$M) Units (M) ASP (\$) | 14,529<br>69,243<br>\$0.21                            | 14,050<br>67,227<br>\$0.21 | -3%<br>-3%<br>0% | 14,640<br>68,409<br>\$0.21 | 4%<br>2%<br>2%  | 18,153<br>80,788<br>\$0.22 | 24%<br>18%<br>5% | 20,332<br>91,396<br>\$0.22 | 12%<br>13%<br>-1% | 22,568<br>102,475<br>\$0.22 | 11%<br>12%<br>-1% | 23,019<br>105,580<br>\$0.22 | 2%<br>3%<br>-1% | 24,861<br>115,178<br>\$0.22 | 8%<br>9%<br>-1% | 11%<br>11%<br>0% |

Source: IC Insight's McClean Report, June 2021

#### THE WALL STREET JOURNAL.

"A typical 5G smartphone can hold as many as eight powermanagement chips, compared with two to three in a 4G phone, according to Hui He, an analyst at research firm Omdia."

WSJ "Why the Chip Shortage is So Hard to Overcome" 4/20/2021

# Example: Use Of 5V Transistor In Apple iPhone 13 atomera







13 of 25 IC's in Apple iPhone13 Pro use 5V transistors



NXP SN210 NFC & Secure Element

Apple/Cirrus Logic Audio Amplifier

Apple/Cirrus Logic Power Conversion

- iPhone 13 Pro teardown by Tech Insigths
- 5V transistor assessment by Atomera

Reference https://www.techinsights.com/blog/teardown/apple-iphone-13-pro-teardown?utm\_source=Prospect+Email&utm\_medium=Email&utm\_campaign=2021+-+Q3+-+Teardown+-+Blog-+Apple+iPhone+13

### 5V MST-SP Product – Value Proposition



- ► Industry best performance at 180nm (Rsp)
  - Based on measured silicon data
  - Scalable to smaller process nodes
- Meets all reliability requirements
  - Breakdown Voltage (BVDSS) > 10.5V
- Significant cost savings, performance benefits
  - Die area reduction up to 20%
- ► Demonstrates the big advantage MST can bring to highly optimized designs
- ► Complete design package accelerates time to production



### Royalty Opportunity



- ► ~370 wafer fabs operating worldwide
- ▶ Adoption of MST in one fab can make Atomera profitable from royalties alone
  - 2022 non-GAAP OPEX guidance is \$15.25M \$15.75M

| Example 1   Worldwide Average Fab                |         |  |  |  |  |  |  |  |
|--------------------------------------------------|---------|--|--|--|--|--|--|--|
| Monthly Fab Capacity <sup>1</sup> (wafers/month) | 49,000  |  |  |  |  |  |  |  |
| Industry average wafer ASP - 2018                | \$1,136 |  |  |  |  |  |  |  |
| Annual Revenue Potential <sup>2</sup>            | \$13M   |  |  |  |  |  |  |  |
| Annual Revenue at 50% of ramp <sup>2</sup>       | \$6.7M  |  |  |  |  |  |  |  |

| Example 2   Leading Foundry, 28nm Fab      |         |  |  |  |  |  |  |  |
|--------------------------------------------|---------|--|--|--|--|--|--|--|
| Monthly Fab Capacity (wafers/month)        | 80,000  |  |  |  |  |  |  |  |
| Industry average 28nm wafer ASP            | \$3,000 |  |  |  |  |  |  |  |
| Annual Revenue Potential <sup>2</sup>      | \$58M   |  |  |  |  |  |  |  |
| Annual Revenue at 50% of ramp <sup>2</sup> | \$29M   |  |  |  |  |  |  |  |

<sup>1.</sup> Represents wafers starts per month (200mm equiv) – 217.3M starts in 370 fabs

Source: IC Insights Global Wafer Capacity 2019-2023 report, McClean Report 2019

<sup>2.</sup> Assumes 2% royalty rate

### MST Customer Business Opportunity



#### ► Standard industry fab wafer pricing, GM, and cost

|                |    |       |     | GM     | \$  | M   | IST   |    |       |                                           |
|----------------|----|-------|-----|--------|-----|-----|-------|----|-------|-------------------------------------------|
|                | ا  | Price | GM% | Increa | ase | Roy | yalty | (  | Cost  |                                           |
| 28nm HP wafer  | \$ | 3,000 | 45% | \$     | -   | \$  | -     | \$ | 1,650 |                                           |
| 28nm HP+ wafer | \$ | 3,150 |     |        |     |     |       |    |       | \$150 price increase for +15% performance |

#### ► Fab gets a 30% performance improvement <u>or</u> 25% shrink via MST

| MST processing cost    |             |       |           |          | \$<br>20    | Incremental cost of depositing MST          |
|------------------------|-------------|-------|-----------|----------|-------------|---------------------------------------------|
| 28nm HP wafer with MST | \$<br>3,300 | 47.4% | \$<br>214 | \$<br>66 | \$<br>1,736 | \$300 price increase for +30% performance   |
| 28nm HP wafer with MST | \$<br>3,375 | 48.5% | \$<br>288 | \$<br>68 | \$<br>1,738 | 12.5% price increase for 25% size reduction |

#### ► Fabless customer benefit in die shrink case

|                        | Chi | p sales/ |       | (  | GM\$   | Pr | oduct |           |                                              |
|------------------------|-----|----------|-------|----|--------|----|-------|-----------|----------------------------------------------|
|                        | V   | vafer*   | GM%   | In | crease |    | ASP   | Die/wafer |                                              |
| 28nm HP wafer          | \$  | 8,400    | 50.0% | \$ |        | \$ | 4.42  | 2,235     | Baseline business for 30mm <sup>2</sup> chip |
| 28nm HP wafer with MST | \$  | 11,279   | 62.8% | \$ | 2,879  | \$ | 4.42  | 3,001     | Improved financials with 25% size reduction  |

#### ► Everyone in the value chain benefits from MST technology

\* Yielded

### Financial Review



|                              | Q4 '20   | FY 2020   | Q1 '21   | Q2 '21   | Q3 '21   | Q4 '21   | FY 2021   |
|------------------------------|----------|-----------|----------|----------|----------|----------|-----------|
| GAAP Results                 |          |           |          |          |          |          |           |
| Revenue                      | \$ -     | \$0.06M   | \$0.4M   | \$ -     | \$ -     | \$ -     | \$0.4M    |
| Gross Profit                 | \$ -     | \$0.05M   | \$0.4M   | \$ -     | \$ -     | \$ -     | \$0.4M    |
| Operating Expense            |          |           |          |          |          |          |           |
| R&D                          | \$2.2M   | \$8.4M    | \$2.2M   | \$2.1M   | \$2.2M   | \$2.2M   | \$8.8M    |
| G&A                          | \$1.4M   | \$5.6M    | \$1.5M   | \$1.5M   | \$1.6M   | \$1.5M   | \$6.2M    |
| S&M                          | \$0.3M   | \$0.9M    | \$0.3M   | \$0.1M   | \$0.3M   | \$0.3M   | \$1.0M    |
| Total Operating Expense      | \$3.9M   | \$15.0M   | \$4.0M   | \$3.7M   | \$4.1M   | \$4.1M   | \$15.9M   |
| Net Loss                     | (\$3.9M) | (\$14.9M) | (\$3.6M) | (\$3.7M) | (\$4.2M) | (\$4.2M) | (\$15.7M) |
| Loss Per Share               | (\$0.19) | (\$0.79)  | (\$0.16) | (\$0.17) | (\$0.19) | (\$0.18) | (\$0.70)  |
| GAAP/Non-GAAP Reconciliation |          |           |          |          |          |          |           |
| Net Loss (GAAP)              | (\$3.9M) | (\$14.9M) | (\$3.6M) | (\$3.7M) | (\$4.2M) | (\$4.2M) | (\$15.7M) |
| Stock-Based Compensation     | \$0.8M   | \$3.0M    | \$0.7M   | \$0.8M   | \$0.8M   | \$0.6M   | \$3.0M    |
| Other income (expense)*      | -        | \$0.2M    | -        | -        | \$0.1M   | \$0.3M   | \$0.3M    |
| Adjusted EBITDA (Non-GAAP)** | (\$3.0M) | (\$11.7M) | (\$2.9M) | (\$2.9M) | (\$3.4M) | (\$3.4M) | (\$12.5M) |

| Balance Sheet             | 12/31/21 |
|---------------------------|----------|
| Cash                      | \$28.7M  |
| Debt                      | -        |
| <b>Shares Outstanding</b> | 23.2M    |

Some figures may not total exactly due to rounding

<sup>\*</sup>Includes depreciation, interest income/expense and provision for income tax

<sup>\*\*</sup>Adjusted EBITDA is a non-GAAP financial measure. A full reconciliation of GAAP and non-GAAP results is contained in our press release.

### Summary



- ► High margin, recurring revenue financial model
- Strong technology, patent position, and balance sheet
- Traction with many top industry players and growing licensee base
- Ramping commercial license revenues





### **New Board Member**



- ► Suja Ramnath
- ► CEO & President Integra Technologies
- ► Deep semiconductor business experience
  - Division GM Analog devices
  - Senior VP and GM MACOM Technology Solutions
  - RF Micro Devices
  - Electrical engineer

# Customer Engagement Model





### Atomera MSTcad™



- ► Leading semiconductor companies use TCAD to model manufacturing processes
  - MSTcad is an add-on for MST
- MSTcad can speeds up the time needed to evaluate multiple MST integration options
- Lowers cost of MST evaluation
- ► Speeds time to successful wafer runs
- ► Fewer wafer runs lead to faster production



Atomera 24

# MST enables legacy capacity expansion







- MST provides 30% performance advantage
  - 0.13u analog design
  - MST vs control silicon
- ► Enables a die shrink of 15-20%
- Smaller die means more manufacturing capacity
  - Without the cost of building a new fab



### MST 28nm benefits



# MST shows 30% higher performance



MST performance improvement due to:

- Higher electron mobility
- Improved gate oxide integrity enabling higher overdrive

- Performance improvements due to MST can be traded for area reduction
- ▶ 28nm PDK SPICE model used to showcase:
  - Logic scaling with MST shows 22-25% area reduction
    - Using a NAND2 gate
  - Analog scaling with MST shows up to 21% area reduction
- ► Implementation of MST on new 28nm designs can result in >20% more production capacity
- Allows excellent economic benefits for the whole value chain



# MST for High-k metal gate (HKMG) transistors



#### ► MST enhances HKMG transistor performance and reliability\*

- Reduced stress induced leakage current (SILC) enabling reliability improvement
- 23% long-channel mobility enhancement
- 2.7x lower gate leakage







\* Professor Suman Datta Group
UNIVERSITY OF
NOTRE DAME

### Joint Development Agreements



- Advantages of joint development
  - Atomera and customer engineers aligned on common goal
  - Customer "resident expert" team develops expertise on Atomera technology
  - Resident experts become natural advocates
- First JDA signed with market leading semiconductor company
  - Includes a manufacturing license, putting them in Phase 4
  - Upon completion, MST can more easily be adopted by business units
  - Each business unit is an incremental licensing opportunity

# MST: Mears Silicon Technology



#### **Quantum Engineered Silicon**

Partial Monolayers of Oxygen in Silicon



Supported by Major Semiconductor Tool Suppliers



**ASM** 







**MST Enhanced Transistors** 



### Atomera state of the art research center







**Epi Deposition Tool** 

#### ► Epi deposition facility

- 300mm Epi deposition
- 200mm Epi deposition
- Wafer cleaning equipment
- Metrology tools
- Advanced wafer handling
- World class clean room facility

#### ► Available to deliver customer wafers

# Atomera MSTcad™ Progress



- Leading semiconductor companies use TCAD
- MST is modelled with a TCAD add-on called MSTcad
- These plots show silicon verification of MSTcad simulations
- Enables good electrical match-up for 5V NMOS and MST SP
- Should speed time to successful results with customers







### **Atomera Licensees**



#### Atomera Licenses MST Technology to Asahi Kasei Microdevices (AKM)

#### Highlights:

- Asahi Kasei Microdevices, a Japanese semiconductor manufacturer of high-end specialty integrated circuits (ICs) and sensor products, has licensed Atomera's Mears Silicon Technology™ (MST).
  - Atomera Licenses MST to STMicroelectronics

LOS

focus

Highlights:

- STMicroelectronics, a global semiconductor leader serving customers across the spectrum of electronics applications, has executed an integration license for Atomera's Mears Silicon Technology™ (MST) as a continuation of their R&D phase.
- The phased license agreement provides rights for STMicroelectronics to integrate Atomera MST with their in-house technology

LOS GATOS, Ca focused on dep integration lice a three-phase I Atomera to License MST Technology to RF Semiconductor Solution Provider for Mobile 5G Markets

The integration license agreement provides rights to develop a next generation RF platform using MST technology

LOS GATOS, C focused on dep Mears Silicon T integrate MST

can enhance t

Atomera and Market Leading Semiconductor Company Sign Joint Development Agreement for Use of MST in Future Devices

New collaboration will leverage Atomera's transistor enhancement technology to develop improvements across the manufacturer's production lines

LOS GATOS, Calif., January 5, 2021 – Atomera Incorporated (Nasdaq: ATOM), a semiconductor materials and technology licensing company, today announced it has entered into a Joint Development Agreement (JDA) with a leading semiconductor provider for integration of Atomera's Mears Silicon Technology (MST) into their silicon fabrication process. The JDA includes a manufacturing license allowing the customer to fabricate semiconductor wafers

### Asahi KASEI



Large fabless
RF semiconductor
company

Market Leading semiconductor company

### MST1 vs MST2



#### ► MST1

- Blanket technology
- Easy to integrate
- Deposited at beginning of mfg process
- Degraded by high heat in STI/Well module
- Faster time to market for low heat processes
- Used for FinFET, RFSOI, newer process nodes

#### ► MST2

- Selective technology
  - Integrated after STI/Well so avoids highest heat
- More flexible to apply to selected areas only
- Used for 5V, Analog, older process nodes



# MST Matching Performance



- ► Transistor mismatch is an industry problem
- Certain circuit designs benefit from mismatch reduction
  - A-D convertors
  - SRAM
  - Flash
  - DRAM sense amplifiers
- ► MST can reduce mismatch by more than 50%
- ► Details available at Atomera's website
  - blog.atomera.com



Smaller Devices ----